# A Low-Loss High-Power-Factor Flyback Rectifier Suitable for Smart Power Integration

G. Spiazzi<sup>\*</sup>, S. Buso<sup>\*</sup>, D. Tagliavia<sup>\*\*</sup>

\*Department of Electronics and Informatics - University of Padova Via Gradenigo 6/a, 35131 Padova - ITALY Phone: +39-049-827.7525 Fax: +39-049-827.7599/7699 E-Mail: giorgio.spiazzi@dei.unipd.it, simone.buso@dei.unipd.it

> \*\*ST Microelectronics Via Stradale Primosole 50, 95121 Catania - ITALY Phone: +39-095-7401111 Fax: +39-095-7406006 E-Mail: <u>donato.tagliavia@st.com</u>

Abstract. A low-loss, high-power-factor flyback rectifier is presented, which is designed as a possible application for a new type of *smart power* integrated circuit. This is going to be manufactured by ST Microelectronics using the VIPower<sup>®</sup> M3 technology and will include on the same silicon chip both control circuitry and an *emitter switching* power device. In order to avoid dangerous interactions between power and control part of the integrated circuit, it is necessary to control the rate of change of the power device voltage at turn-off. Accordingly, a lossless passive snubber was added to the conventional converter topology. The snubber also limits the voltage spikes across the power device, due to the transformer leakage inductance, and reduces the electromagnetic noise generation.

A modified non-linear carrier control is considered which, thanks to the integration of the switch current signal, ensures high power factor and inherent noise immunity together with a simple control implementation (no need of input voltage sensing, multiplier and current error amplifier).

A 200 W converter prototype was tested in order to evaluate the achievable performance.

# I. INTRODUCTION

Smart power integration, i.e. the integration on a single chip of a power switch and a given control circuit, may represent, especially for low power applications, an effective way of reducing cost and size of a power converter, while increasing its reliability and power density. However, the coexistence in a single integrated circuit (IC) of power and signal circuitry poses several design problems. An important one is the minimisation of the interaction between the two parts of the circuit, that can adversely affect the overall IC reliability. In some cases, its solution may require a careful control of current and voltage waveforms across the power device and may constrain the selection of the converter topology and its design.

This paper discusses the design of a high-power-factor flyback rectifier, which is meant to be a possible application for a new type of smart-power IC's. These new chips are going to be manufactured by ST Microelectronics in the VIPower<sup>®</sup> M3 technology, and are aimed to allow a cheap and rapid development of low-power high-power-factor rectifiers.

As mentioned above, this type of integration technology requires the voltage rate of change across the power device at turn off to be kept below a known maximum level. This is necessary to avoid the injection of high currents, through parasitic capacitances, into the control and driver parts of the integrated circuit [1-3], which could cause fatal control failures.

As a consequence, the conventional flyback topology has been modified adding a lossless passive snubber [4-7], which helps to control the switch dv/dt at turn-off as well as to reduce the switching losses, thus improving the converter's efficiency. Besides, by adopting this solution, the transformer leakage inductance is exploited to reduce the switch di/dt at turn-on and its energy is recovered to the input through the snubber itself.

As far as the control strategy is concerned, a modified nonlinear carrier control [8-11] is considered, which ensures high power factor and inherent noise immunity, thanks to the integration of the switch current signal. Moreover, the control complexity is reduced, as compared to standard approaches (no need of input voltage sensing, multiplier and current error amplifier), which makes it particularly suitable, in terms of ruggedness and simplicity, for smart power integration [11].

Experimental results, referring to a 200 W prototype where a VIPower emitter switching device is used as the switch, are reported and discussed.

# II. CONVERTER OPERATION

The proposed low-loss flyback rectifier is shown in Fig. 1. It employs a lossless passive snubber which is made up of the snubber capacitor C<sub>sn</sub>, inductance L<sub>sn</sub>, and diodes D<sub>1</sub>-D<sub>2</sub>-D<sub>3</sub>. In particular, diode  $D_3$  is initially considered to simplify the converter analysis. However, as it will be explained in part H of this section, it can be removed with a careful snubber design, improving the converter efficiency. The transformer leakage inductance is represented by L<sub>d</sub>. The input capacitor C<sub>in</sub> allows the use of slow diodes in the rectifier bridge and keeps the parasitic inductance in the loop containing the emitter switching device and the snubber capacitor at minimum. In the following converter operation description, a constant input voltage Ug is considered due to the high ratio between switching and line frequencies. The main converter waveforms during a switching period are reported in Fig. 2, while the different circuit subtopologies are shown in Fig. 3. The converter analysis starts at the generic instant  $T_0$ , when the switch is turned on. In order to keep the notation simple, the beginning of each subinterval is considered as time "zero". Moreover, the approximation  $L_d << L_{\mu}$  is used.



Fig. 1 - Flyback rectifier with the lossless passive snubber

# A. Interval $[T_0, T_1]$

At the instant  $T_0$  the switch is turned on, while diode  $D_f$  is still on. The voltage across the leakage inductance equals the sum of the input voltage and of the reflected output voltage (see Fig. 3a) and causes a linear increase of current  $i_{Ld}$  until this reaches the value of the magnetising current (instant  $T_1$ ):

$$i_{Ld}(t) = \frac{U_g + U_{op}}{L_d} t$$
, (1)

$$T_{01} = \frac{L_d I_{\mu\nu}}{U_g + U_{op}},$$
 (2)

where  $T_{01} = T_1 - T_0$  is the duration of this subinterval,  $U_{op} = U_o/n$  is the output voltage reflected to the primary side, and  $I_{\mu\nu}$  is the magnetising current valley value. Note that, being interval  $T_{01}$  very small as compared to the switching period,  $i_{Ld}$  can be set equal to the magnetising current value at the end of the switch off-time  $I_{\mu\nu}$ .

The turn-on of the switch also starts a resonance between  $C_{sn}$  and  $L_{sn}$  (see Fig. 3b), whose voltage and current are given by:

$$u_{Csn}(t) = U_1 \cos(\omega_{sn} t), \qquad (3.a)$$

$$i_{Lsn}(t) = \frac{U_1}{Z_{sn}} \sin(\omega_{sn} t), \qquad (3.b)$$

where  $U_1$  is the initial voltage across the snubber capacitor

$$C_{sn}$$
, while  $\omega_{sn} = \frac{1}{\sqrt{L_{sn}C_{sn}}}$  and  $Z_{sn} = \sqrt{\frac{L_{sn}}{C_{sn}}}$  are respectively

the resonance angular frequency and the snubber characteristic impedance.

# B. Interval $[T_1, T_2]$

During this interval energy is stored in the transformer, as in the normal flyback operation, while the resonance between  $C_{sn}$  and  $L_{sn}$  continues until the capacitor voltage  $u_{Csn}$  reaches the magnitude of the input voltage (in the hypothesis that the initial capacitor voltage  $U_1$  is higher than the input voltage  $U_g$ ). The magnetising current is given by (see Fig 3c):

$$i_{Ld}(t) = i_{\mu}(t) = I_{\mu\nu} + \frac{U_g}{L_d + L_{\mu}} t \approx I_{\mu\nu} + \frac{U_g}{L_{\mu}} t,$$
 (4)

while (3) holds also in this subinterval. The duration of this subinterval is given by:

$$T_{12} = \frac{1}{\omega_{sn}} \cos^{-1} \left( -\frac{U_g}{U_1} \right) - T_{01} , \qquad (5)$$

while the value of current  $i_{Lsn}$  at instant  $T_2$  is given by:



Fig. 2 - Main converter waveforms in a switching period





$$i_{Lsn}(T_{02}) = \frac{U_1}{Z_{sn}} \sin(\omega_{sn} T_{02}) = \frac{U_1}{Z_{sn}} \sqrt{1 - \left(\frac{U_g}{U_1}\right)^2} .$$
 (6)

C. Interval  $[T_2, T_3]$ 

At  $T_2$ , diode  $D_1$  turns on clamping the voltage across capacitor  $C_{sn}$  to the value  $-U_g$  and allowing the discharge of the auxiliary inductor  $L_{sn}$  to the input (see Fig 3d). This interval ends in  $T_3$  when  $i_{Lsn}$  goes to zero.

$$i_{Lsn}(t) = i_{Lsn}(T_{02}) - \frac{U_g}{L_{sn}}t$$
 (7)

Note that, during this interval, the input current ig equals the

difference between  $i_{\mu}$  and  $i_{\text{Lsn}}.$  The subinterval duration is given by:

$$T_{23} = \frac{L_{sn}i_{Lsn}(T_{02})}{U_g}.$$
 (8)

D. Interval  $[T_3, T_4]$ 

This interval completes the switch on-phase (the snubber is inactive) and its duration is given by:

$$T_{34} = T_{on} - T_{01} - T_{12} - T_{23}.$$
 (9)

E. Interval $[T_4, T_5]$ 

At instant  $T_4$ , the switch is turned off and the total transformer inductance resonates with the snubber capacitor  $C_{sn}$  rising its voltage in an almost linear way (a constant magnetising current value  $I_{\mu p}$  is assumed in this interval), while diode  $D_f$  is still off (see Fig. 3e). Voltage waveforms and interval duration are given by:

$$u_{Csn}(t) = -U_g + \frac{I_{\mu p}}{C_{sn}}t$$
, (10)

$$u_{SW}(t) = U_g + u_{Csn}(t) = \frac{I_{\mu p}}{C_{sn}}t$$
, (11)

$$T_{45} = \frac{C_{sn}}{I_{\mu p}} \left( \left( 1 + \frac{L_d}{L_{\mu}} \right) U_{op} + U_g \right) \approx \frac{C_{sn}}{I_{\mu p}} \left( U_{op} + U_g \right).$$
(12)

Note that the voltage across the switch rises with a slope which is controlled by the snubber capacitor value.

# F. Interval $[T_5, T_6]$

The previous subinterval ends at instant  $T_5$  when diode  $D_f$  is turned on, causing the magnetising current to discharge to the output while the transformer leakage inductance  $L_d$  continues to resonate with  $C_{sn}$  (through  $D_1$  and  $D_3$ ) until its current goes to zero (see Fig. 3f). At the end of this interval, voltage  $u_{Csn}$  is equal to  $U_1$  and the voltage across the switch reaches the maximum value  $U_g+U_1$ . The converter waveforms are expressed by the following equations:

$$i_{\mu}(t) = I_{\mu p} - \frac{U_{op}}{L_{\mu}} t$$
, (13)

$$i_{Ld}(t) = I_{\mu p} \cos(\omega_d t), \qquad (14.a)$$

$$u_{Csn}(t) = U_{op} + Z_d I_{\mu p} \sin(\omega_d t), \qquad (14.b)$$

where 
$$\omega_{d} = \frac{1}{\sqrt{L_{d}C_{sn}}}$$
 and  $Z_{d} = \sqrt{\frac{L_{d}}{C_{sn}}}$ ;  
 $i_{Df}(t) = \frac{i_{\mu}(t) - i_{Ld}(t)}{n}$ . (15)

The interval length is a quarter of the resonant period, i.e.

$$T_{56} = \frac{\pi}{2\omega_d}$$
(16)

and the voltage across C<sub>sn</sub> is

$$u_{Csn}(T_{56}) = U_{1} = U_{op} + Z_{d}I_{\mu p} \sin(\omega_{d}T_{56})$$
  
=  $U_{op} + Z_{d}I_{\mu p}$ . (17)

Consequently, the *soft-switching condition* is given by:

$$U_1 > U_g \implies U_{op} + Z_d I_{\mu p} > U_g.$$
(18)

G. Interval  $[T_6, T_7]$ 

During this period, the transformer energy is delivered to the output until the beginning of the next switching period.

$$T_{67} = T_S - T_{on} - T_{45} - T_{56} . (19)$$

# H. Diode $D_3$

Diode  $D_3$  prevents a current inversion through  $L_d$ ,  $C_{in}$ ,  $L_{sn}$ ,  $D_2$ ,  $C_{sn}$  and the transformer primary winding that, in general, could occur at the end of interval [T<sub>5</sub>, T<sub>6</sub>]. Anyway, being connected in series to the power switch, diode  $D_3$  significantly worsens the converter's efficiency. Therefore, it is important to verify if it is possible to eliminate it without adversely affecting the snubber behaviour. The discharge of capacitor  $C_{sn}$  takes place only if diode  $D_2$  is turned on, which implies:

$$Z_{d}I_{\mu\rho} > U_{g}$$
<sup>(20)</sup>

The inequality (20) depends on the transformer design and, in general, could be satisfied in certain operating conditions. If this happens, the voltage across  $C_{sn}$  will tend to sinusoidally oscillate around the  $U_g+U_{op}$  value. The oscillation will stop after half a resonant period, i.e. when diode  $D_2$  again turns off, provided that enough time during interval [ $T_6$ ,  $T_7$ ] is available. A fundamental point is that the minimum voltage reached by  $C_{sn}$  during the oscillation must be greater than  $U_g$ , in order to maintain the soft-switching condition (18). This implies the following inequality:

$$Z_{d}I_{\mu\rho} < U_{g} + U_{o\rho} \tag{21}$$

If the transformer design is such that (21) is satisfied, the presence of diode  $D_3$  is not necessary. It is worth noting that, in practice, the oscillation of  $C_{sn}$  voltage will always be damped to some extent, making condition (21) slightly conservative.  $D_3$  was not used in our prototype. With our design, the soft-switching condition is, in fact, always maintained, as the experimental results will illustrate.

In conclusion, the use of the lossless snubber gives the following advantages:

- low switching losses at turn-off. In fact, provided that condition (18) holds, then the switch turns off at zero voltage (see Fig. 2 at instant T<sub>4</sub>);
- reduced di/dt in the rectifier diode D<sub>f</sub> at turn-off, depending on the value of the leakage inductor L<sub>d</sub> (in any case less recovery problems);
- limited dv/dt across the switch at turn-off, as stated by (11) (less interaction with the integrated control circuit in the smart power chip);
- recovery of the leakage inductor energy;
- predictable and controlled switch voltage stress.

The disadvantages are:

- increased switch current RMS value (the resonant current  $i_{Lsn}$  during interval  $T_0$ - $T_2$  adds to the magnetising inductor current in the switch), with the consequent increase of the conduction losses;
- limitation of the minimum switch on-time in order to allow the discharge of the passive snubber;
- increased cost (more fast diodes and a snubber inductor needed).



Fig. 4 – Voltage conversion ratio relative deviation  $\varepsilon$  as a function of parameter k=2L<sub>u</sub>f<sub>s</sub>/R<sub>L</sub> for different duty-cycle values.

In the following sections the operation of the converter as a rectifier is investigated.

# III. DC ANALYSIS

As we can see from the previous analysis, the use of the lossless passive snubber changes to some extent the converter behaviour, as compared to the standard flyback operation. In this section we want to quantify this deviation by finding the converter voltage conversion ratio  $M = U_{op}/U_g$  as a function of the duty-cycle and of the operating point. The details of such derivation are reported in the Appendix; here, we simply show the result in Fig. 4, which reports the voltage conversion ratio relative deviation  $\varepsilon = M/M_t$ -1 as a function of parameter  $k = 2L_{\mu}f_S/R_L$  for different values of the duty-cycle ( $M_t = d/(1-d)$ ) is the theoretical voltage conversion ratio for a flyback converter working in CCM). The parameter values used to derive these curves are listed in Table I, at the beginning of section VI. As we can see, the actual voltage conversion ratio is always higher than the theoretical one, but the difference becomes appreciable only at operating points close to the discontinuous conduction mode (DCM). This consideration allows us to use the much simpler relations of the standard flyback converter, derived for the operation as a high power factor rectifier, for the design of the power stage.

#### IV. POWER STAGE DESIGN

### A. Loss-less snubber design

The design of the lossless snubber requires the choice of the snubber capacitor and inductor values as well as the selection of the auxiliary diodes  $D_1$  and  $D_2$ . As far as capacitor  $C_{sn}$  value is concerned, its main objective is to set the maximum voltage rate of change across the emitter switching at turn-off, i.e.:

$$\max \frac{\mathrm{du}_{\mathrm{SW}}}{\mathrm{dt}} = \frac{\mathrm{i}_{\mu p} \left(\frac{\pi}{2}\right)}{\mathrm{C}_{\mathrm{sn}}} \tag{22}$$

By imposing a maximum voltage rate of change equal to 1.5V/ns at nominal power and minimum input voltage, the value of C<sub>sn</sub> results of 4 nF. In practice, using this capacitor value, a slightly lower voltage rate of change has been achieved, basically because of parasitic capacitances (e.g.

switch output capacitance, transformer winding capacitance etc.) that have been neglected in the analysis.

For the selection of the inductor  $L_{sn}$  value, we have to take into account both the increased switch current stress as well as the soft switching condition. Assuming the maximum switch current during interval  $T_{02}$  occurs at the peak of current  $i_{Lsn}$  (this is not strictly true being the switch current made up of the sum of a linearly varying magnetising current and a sinusoidally varying snubber current), we can impose the following condition evaluated for  $\theta = \pi/2$  ( $\theta$  being the line angle i.e.  $\omega_{tine}$ ·t):

$$i_{\mu\nu}(\theta) + \frac{u_{g}(\theta)}{L_{\mu}} \frac{\pi}{2\omega_{sn}} + \frac{u_{1}(\theta)}{Z_{sn}} \le i_{\mu\rho}(\theta).$$
(23)

In this way, the snubber action does not increase the switch current stress as compared to that of the standard flyback. In (23)  $L_{sn}$  appears as argument of both  $\omega_{sn}$  and  $Z_{sn}$ .

On the other hand, the soft switching condition requires that interval  $T_{02}$  must be lower than the minimum switch on-time in order to allow a complete inversion of the voltage across the snubber capacitor  $C_{sn}$ . In this case, the worst condition occurs at the maximum input voltage, for  $\theta = \pi/2$ :

$$\frac{1}{\omega_{\rm sn}}\cos^{-1}\left(-\frac{u_{\rm g}(\theta)}{u_{\rm 1}(\theta)}\right) \le T_{\rm on\_min}$$
(24)

Other criteria, e.g. the inductor volume, could be taken into account to guide the snubber design. These could determine a different choice for the inductor value as compared to that calculated from (23) and (24).

# B. Transformer design

The transformer is another key point of the converter design. In our prototype we had the necessity of limiting the primary side current to less than 6 A, not to exceed the power switch current capability. This fact compelled to accept a significant voltage stress for the device (1000 V @  $U_i = 230 V_{RMS}$ ), and led to the determination of the transformer turns ratio (0.165). Of course, the value of the magnetising inductance was also selected to be quite high (1 mH), in order to limit the current ripple and so the switch peak current.

# V. CONTROL SCHEME

A high power factor rectifier requires a control approach which allows to draw an input current as much proportional to the input voltage as possible. On the other hand, a reliable smart power integration requires the choice of a simple and robust control circuit as much immune to the switching noise as possible. For these reasons, a modified non-linear carrier control [8-10] is proposed here, which allows a simple implementation without excessively worsening the input power factor. All the details concerning the control implementation can be found in [11]. Actually, because of the snubber presence, in the converter we are analysing the switch current waveform in a modulation period is different from the typical one, considered in [11]. Nevertheless, the PFC operation of the circuit is not significantly affected, and the resulting line current maintains an almost sinusoidal waveform.



Fig. 5 - Input voltage [100V/div] and filtered line current [1A/div] waveforms ( $U_i = 230V_{RMS}$ ;  $P_o = 200$  W).

#### VI. EXPERIMENTAL RESULTS

A 200 W flyback rectifier, whose parameters are listed in Table I, was built and tested. The power device used in the prototype is an emitter-switching in VIPower<sup>®</sup> M3 technology, the same device which will be integrated in the final smart power circuit. A Magnetics Kool-Mµ<sup>®</sup> core of the 77439-A7 type was used to build the transformer (L<sub>d</sub> in Fig. 1 represents its leakage inductance); the snubber inductor was instead built using a 77930-A7 core from the same manufacturer. As already mentioned in Section II, diode D<sub>3</sub> was not mounted in the prototype board; instead a small saturable core (A<sub>L</sub> = 5110 nH, T38) was used in order to damp the parasitic oscillations occurring at the end of interval [T<sub>5</sub>, T<sub>6</sub>] when diode D<sub>1</sub> turns off. Moreover a small R-C (4.7 kΩ,

| TABLE I              |
|----------------------|
| CONVERTER PARAMETERS |

| Input voltage           | $U_i$            | 90-230 V <sub>RMS</sub> |
|-------------------------|------------------|-------------------------|
| Output voltage          | Uo               | 48 V                    |
| Output power            | Po               | 200 W                   |
| Transformer turns ratio | $n=n_2/n_1$      | 0.165                   |
| Switching frequency     | $\mathbf{f}_{s}$ | 60 kHz                  |
| Output capacitor        | $C_{L}$          | 2200 µF                 |
| Magnetising inductance  | $L_{\mu}$        | 1 mH                    |
| Leakage inductance      | $L_d$            | 15 µH                   |
| Snubber inductor        | $L_{sn}$         | 300 µH                  |
| Snubber capacitor       | $C_{sn}$         | 4 nF                    |
|                         |                  |                         |

10 nF) snubber was put in parallel to diode  $D_f$ . The control circuit is instead implemented by means of discrete components, basically as described in [11]. The resulting filtered input current waveform at nominal power and 230  $V_{RMS}$  input voltage is shown in Fig. 5, together with the input voltage: as we can see, the deviation from the ideal sinusoidal waveform is modest and the resulting harmonic content is quite low.

Considering the IEC 1000-3-2 harmonic standards, Table II shows the harmonic content of the line current at 230  $V_{RMS}$  input voltage and nominal output power. The measured converter efficiency, in these conditions, is  $\eta = 86\%$ . As can be seen, each harmonic is kept well below the standard limits.



The current total harmonic distortion  $(THD_I)$  is about 13%, being the input voltage distortion  $(THD_V)$  about 1.7%. Fig. 6 reports the switch and snubber capacitor voltage in a

| TABLE II                   |                                   |               |  |  |  |
|----------------------------|-----------------------------------|---------------|--|--|--|
| HARMONIC ANALYSIS OF INPUT |                                   |               |  |  |  |
| CURREN                     | $\Gamma I_i @ U_i = 230 V_{RMS},$ | $P_0 = 200 W$ |  |  |  |
| monic                      | Measured value                    | IEC 1000      |  |  |  |

...

| наппопіс | weasured value | IEC 1000-3-2               |
|----------|----------------|----------------------------|
| order    | $[mA_{RMS}]$   | limit [mA <sub>RMS</sub> ] |
| 1        | 1000           |                            |
| 3        | 117.5          | 2300                       |
| 5        | 52.5           | 1140                       |
| 7        | 22.9           | 770                        |
| 9        | 5.5            | 400                        |
| 11       | 15.8           | 330                        |
| 13       | 4.9            | 210                        |
| 15       | 4.2            | 150                        |
| 17       | 8.9            | 132                        |
| 19       | 4.7            | 118                        |
| 21       | 7.8            | 107                        |
| 23       | 7.6            | 98                         |
| 25       | 3.1            | 90                         |
| 27       | 6.8            | 83                         |
| 29       | 6.0            | 77                         |
| 31       | 6.9            | 73                         |
| 33       | 8.3            | 68                         |
| 35       | 7.1            | 64                         |
| 37       | 7.1            | 61                         |
| 39       | 6.2            | 58                         |



Fig. 7- Measured converter efficiency as a function of the output power P @  $U_i = 90 \ V_{\text{RMS}}$ 

switching period, measured at the peak of the input voltage  $U_i$ . The dv/dt across the switch at turn-off is limited to about 1.4 V/ns. It is important to notice that, when the input voltage  $U_i$  is minimum (90 V<sub>RMS</sub>), the snubber capacitor discharges through diode  $D_2$  during interval [T<sub>6</sub>, T<sub>7</sub>], as previously explained. Being the final voltage value still higher than  $U_g$ , this discharge process doesn't imply the loss of the soft-switching condition, as it was expected.

Lastly, Fig. 7 shows the measured efficiency of the flyback rectifier as a function of the output power  $P_o$ , measured at  $U_g = 90 V_{RMS}$ . As can be seen, the efficiency always remains greater than 75%, even at the minimum load condition, with a peak value close to 82%.

## VI. CONCLUSIONS

The paper discusses the design of a flyback rectifier characterised by high power factor and efficiency. The rectifier employs a lossless snubber circuit to achieve softswitching and to limit the voltage dv/dt across the power switch. This is an emitter switching device that is going to be integrated on a smart power chip together with the control circuit. Experimental results are presented to validate the design procedure.

#### REFERENCES

- S. Sueri, "VIPower M3: A New Smart Technology for High Power, High Speed Applications," Proc of PCIM, 1997, pp.19-27.
- [2] M. Melito G. Belverde, A. Galluzzo, S. Palara, "Bipolar-MOS Monolithic Cascode Switch in VIPower Technology," IEEE IAS Annual Conference Proc., Denver, 1994, pp.1322-1325.
- [3] S. Musumeci, G. Oriti, A. Raciti, A. Testa, M. Melito, A. Galluzzo, "Hard and Soft Switching Behavior of a New Bipolar cascode Monolithic Switch," EPE Conf. Proc., Sevilla, 1995, pp.2.262-2.267.
- [4] S. Ben Yaakov, G. Ivensky, "Passive Lossless Snubbers for High Frequency PWM Converters," IEEE APEC Tutorial Rec., March 1999.
- [5] G. Mattson, L. Segar, "Protective circuit for semiconductor switch," U.S. Patent 3,818,311.1974.
- [6] M. Domb, R. Redl, N. O. Sokal, "Nondissipative turn-off snubber alleviates switching power dissipation, 2<sup>nd</sup> breakdown stress and Vce overshoot: analysis, design procedure and experimental verification," PESC Conf. Proc., 1982, pp. 445-454.
- [7] T. Ninomiya, T. Tanaka, K. Harada, "Analysis and Optimization of a Nondissipative LC Turn-Off Snubber," IEEE Trans. on Power Electronics, vol. 3, No. 2, April 1998, pp. 147-156.
- [8] R. Zane, D. Maksimovic, "Non-linear-Carrier Control for High-Power-Factor Rectifiers Based on Flyback, Cuk or Sepic Converters," APEC Conf. Proc., 1996, pp. 814-820.
- [9] J. P. Gegner, C. Q. Lee, "Linear Peak Current Mode Control: A Simple Active Power Factor Correction Control Technique for Continuous Conduction Mode," PESC Conf. Proc., 1996, pp. 196-202.
- [10] Z. Lai, K. Smedley, "A Family of Power-Factor-Correction Controllers," APEC Conf. Proc., 1997, pp. 66-73.
- [11] S. Buso, G. Spiazzi, D. Tagliavia, "Simplified Control Technique for High-Power-Factor Flyback Cuk and Sepic Rectifiers Operating in CCM," IAS Conf. Proc., 1999, pp. 1633-1638.

#### Appendix

### DC voltage conversion ratio

In order to find an approximated expression for the voltage conversion ratio  $M=U_{op}/U_g$  as a function of the duty-cycle and of the operating point, let's neglect interval  $T_{01}$  as compared to the switching period so that we can assume  $T_{on}\approx T_{04}$ . Starting from the volt-second balance across the magnetising inductance, from Fig. 2 we can write:

$$\frac{1}{T_{s}} \left( U_{g} + U_{op} \left( T_{14} + \frac{T_{45}}{2} \right) - U_{op} = 0 \quad \Rightarrow \quad \frac{M}{1+M} \approx d + \frac{T_{45}}{2T_{s}}$$
(A.1)

where the right-hand side highlights the corrective term  $T_{45}/2T_S$  caused by the snubber operation. This can be found from (12), i.e.:

$$\frac{T_{45}}{2T_{S}} = \frac{C_{sn}}{2T_{S}} U_{op} \left(\frac{1+M}{M}\right) \frac{1}{I_{\mu} + \frac{U_{g} dT_{S}}{2L_{\mu}}},$$
(A.2)

where a simplified expression for  $I_{\mu p}$  was used and  $I_{\mu}$  stands for the average magnetising current. Substituting (A.2) into (A.1) we can write:

$$I_{\mu} = \frac{U_{g}}{2L_{\mu}f_{s}} \left( \frac{(1+M)^{2}}{M(1-d)-d} \frac{C_{sn}L_{\mu}}{T_{s}^{2}} - d \right)$$
(A.3)

The average input current Ig, from Fig. 2, can be expressed as:

$$I_{g} = d I_{\mu} - \frac{T_{23}}{2T_{s}} i_{Lsn} (T_{02})$$
(A.4)

By using (6) and (8) and taking into account the power balance  $I_g U_g = U_o I_o$ , we can write:

$$I_{g} = d I_{\mu} - \frac{C_{sn}}{2T_{s}} \frac{1}{U_{g}} \left( U_{1}^{2} - U_{g}^{2} \right) = \frac{U_{op}^{2}}{R_{L}} n^{2} \frac{1}{U_{g}}.$$
 (A.5)

Now, by using (A.3), (A.5) and (17) we can find an approximated expression of the voltage conversion ratio M as a function of the duty-cycle and the load resistance. Before doing that it is worth normalising voltages and currents by using the following base quantities:

Base impedance: 
$$Z_N = 2L_{\mu}f_S$$
 (A.6a)

Base voltage:  $U_N = U_g$  (A.6b)

Base current: 
$$I_N = \frac{U_N}{Z_N}$$
 (A.6c)

Using (A.6) into (A.3) gives:

$$I_{\mu N} = \frac{\alpha (l+M)^2}{M(l-d)-d} - d$$
 (A.7)

where  $\alpha = \frac{C_{sn}L_{\mu}}{T_{s}^{2}}$ . Note that the condition for continuous conduction

mode of operation (CCM) becomes:

$$I_{\mu} > \frac{U_g d}{2L_u f_S} \implies I_{\mu N} > d$$
(A.8)

Finally, substituting (17) into (A.5) and using (A.6) we obtain:

$$k = \frac{1}{(nM)^2} \left[ dI_{\mu N} - \alpha \left( M^2 - 1 + 2MZ_{dN} (I_{\mu N} + d) + Z_{dN}^2 (I_{\mu N} + d)^2 \right) \right]$$

where  $k = \frac{2L_{\mu}f_{s}}{R_{L}} = \frac{1}{R_{LN}}$ . Equations (A.7) and (A.9) can be used

(A.9)

together to plot M as a function of d and k (a MathCad $^{\odot}$  program was used to do that, thus generating Fig. 4).